Azgın, Hasan and Mert, Ahmet Can and Kalalı, Ercan and Hamzaoğlu, İlker (2018) A reconfigurable fractional interpolation hardware for VVC motion compensation. In: 21st Euromicro Conference on Digital System Design (DSD), Prague, Czech Republic
PDF
dsd2018_Azgin.pdf
Download (717kB)
dsd2018_Azgin.pdf
Download (717kB)
Official URL: http://dx.doi.org/10.1109/DSD.2018.00030
Abstract
Fractional interpolation is one of the most computationally complex parts of video compression standards. Fractional interpolation in Versatile Video Coding (VVC) standard has much higher computational complexity than fractional interpolation in previous video compression standards. In this paper, a reconfigurable VVC fractional interpolation hardware for motion compensation is designed and implemented using Verilog HDL. The proposed hardware is the first VVC fractional interpolation hardware for motion compensation in the literature. It interpolates necessary fractional pixels for 1/16 pixel accuracy for all prediction unit sizes. The proposed VVC fractional interpolation hardware, in the worst case, can process 66 quad full HD (3840x2160) frames per second. It has up to 77% less power consumption than baseline VVC fractional interpolation hardware.
Item Type: | Papers in Conference Proceedings |
---|---|
Uncontrolled Keywords: | FPGA; Fractional interpolation; Hardware implementation; Motion compensation; VVC |
Subjects: | T Technology > TK Electrical engineering. Electronics Nuclear engineering > TK7800-8360 Electronics |
Divisions: | Faculty of Engineering and Natural Sciences > Academic programs > Electronics Faculty of Engineering and Natural Sciences |
Depositing User: | İlker Hamzaoğlu |
Date Deposited: | 15 Aug 2018 09:43 |
Last Modified: | 06 Jun 2023 15:34 |
URI: | https://research.sabanciuniv.edu/id/eprint/36268 |