A high performance deblocking filter hardware for high efficiency video coding

Özcan, Erdem and Adıbelli, Yusuf and Hamzaoğlu, İlker (2013) A high performance deblocking filter hardware for high efficiency video coding. IEEE Transactions on Consumer Electronics, 59 (3). pp. 714-720. ISSN 0098-3063

Full text not available from this repository. (Request a copy)

Abstract

The recently developed High Efficiency Video Coding (HEVC) international video compression standard uses adaptive deblocking filter for reducing blocking artifacts. Deblocking filters increase both subjective and objective quality. But, they have high computational complexity. Therefore, in this paper, the first HEVC deblocking filter hardware in the literature is proposed. Two parallel datapaths are used in the proposed hardware in order to increase its performance. The proposed hardware is implemented in Verilog HDL. The Verilog RTL code is verified to work correctly on an FPGA board. The proposed HEVC deblocking filter hardware can code 30 full HD (1920x1080) video frames per second. Therefore, it can be used in consumer electronics products that require a real-time HEVC encoder or decoder.(1)
Item Type: Article
Uncontrolled Keywords: HEVC; Deblocking Filter; Hardware Implementation; FPGA
Subjects: T Technology > TK Electrical engineering. Electronics Nuclear engineering > TK5101-6720 Telecommunication
T Technology > TK Electrical engineering. Electronics Nuclear engineering > TK1-4661 Electrical engineering. Electronics Nuclear engineering
T Technology > TK Electrical engineering. Electronics Nuclear engineering > TK7800-8360 Electronics
Divisions: Faculty of Engineering and Natural Sciences > Academic programs > Electronics
Faculty of Engineering and Natural Sciences
Depositing User: İlker Hamzaoğlu
Date Deposited: 14 Jan 2014 11:47
Last Modified: 01 Aug 2019 15:33
URI: https://research.sabanciuniv.edu/id/eprint/23292

Actions (login required)

View Item
View Item