An efficient FPGA implementation of HEVC intra prediction

Warning The system is temporarily closed to updates for reporting purpose.

Azgın, Hasan and Mert, Ahmet Can and Kalalı, Ercan and Hamzaoğlu, İlker (2018) An efficient FPGA implementation of HEVC intra prediction. In: IEEE International Conference on Consumer Electronics (ICCE 2018), Las Vegas, NV, USA

[thumbnail of icce2018_azgin.pdf] PDF
icce2018_azgin.pdf

Download (1MB)

Abstract

Intra prediction algorithm used in High Efficiency Video Coding (HEVC) standard has very high computational complexity. In this paper, an efficient FPGA implementation of HEVC intra prediction is proposed for 4×4, 8×8, 16×16 and 32×32 angular prediction modes. In the proposed FPGA implementation, one intra angular prediction equation is implemented using one DSP block in FPGA. The proposed FPGA implementation, in the worst case, can process 55 Full HD (1920×1080) video frames per second. It has up to 34.66% less energy consumption than the original FPGA implementation of HEVC intra prediction. Therefore, it can be used in portable consumer electronics products that require a real-time HEVC encoder.
Item Type: Papers in Conference Proceedings
Subjects: T Technology > TK Electrical engineering. Electronics Nuclear engineering > TK7800-8360 Electronics
Divisions: Faculty of Engineering and Natural Sciences > Academic programs > Electronics
Faculty of Engineering and Natural Sciences
Depositing User: İlker Hamzaoğlu
Date Deposited: 14 Aug 2018 15:20
Last Modified: 31 Jul 2023 15:41
URI: https://research.sabanciuniv.edu/id/eprint/36260

Actions (login required)

View Item
View Item